Static Timing Analysis for Nanometer Designs
Produktnummer:
18a38c91ddef5e4aa8b2bf709642dcdddc
Autor: | Bhasker, J. Chadha, Rakesh |
---|---|
Themengebiete: | CMOS Cell Library Crosstalk Parasitics STA Concepts Standard Timing layout logic modeling |
Veröffentlichungsdatum: | 08.09.2011 |
EAN: | 9781441947154 |
Sprache: | Englisch |
Seitenzahl: | 572 |
Produktart: | Kartoniert / Broschiert |
Verlag: | Springer US |
Untertitel: | A Practical Approach |
Produktinformationen "Static Timing Analysis for Nanometer Designs"
iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.

Sie möchten lieber vor Ort einkaufen?
Sie haben Fragen zu diesem oder anderen Produkten oder möchten einfach gerne analog im Laden stöbern? Wir sind gerne für Sie da und beraten Sie auch telefonisch.
Juristische Fachbuchhandlung
Georg Blendl
Parcellistraße 5 (Maxburg)
8033 München
Montag - Freitag: 8:15 -18 Uhr
Samstags geschlossen