Design Automation for Timing-Driven Layout Synthesis
Produktnummer:
18f4cb31a118ce4b3997551ecf0896c4a9
Autor: | Sapatnekar, S. Sung-Mo (Steve) Kang |
---|---|
Themengebiete: | CMOS VLSI algorithms automation circuit design automation interconnect layout modeling optimization |
Veröffentlichungsdatum: | 31.10.1992 |
EAN: | 9780792392811 |
Sprache: | Englisch |
Seitenzahl: | 269 |
Produktart: | Gebunden |
Verlag: | Springer US |
Produktinformationen "Design Automation for Timing-Driven Layout Synthesis"
Moore's law [Noy77], which predicted that the number of devices in tegrated on a chip would be doubled every two years, was accurate for a number of years. Only recently has the level of integration be gun to slow down somewhat due to the physical limits of integration technology. Advances in silicon technology have allowed Ie design ers to integrate more than a few million transistors on a chip; even a whole system of moderate complexity can now be implemented on a single chip. To keep pace with the increasing complexity in very large scale integrated (VLSI) circuits, the productivity of chip designers would have to increase at the same rate as the level of integration. Without such an increase in productivity, the design of complex systems might not be achievable within a reasonable time-frame. The rapidly increasing complexity of VLSI circuits has made de- 1 2 INTRODUCTION sign automation an absolute necessity, since the required increase in productivity can only be accomplished with the use of sophisticated design tools. Such tools also enable designers to perform trade-off analyses of different logic implementations and to make well-informed design decisions.

Sie möchten lieber vor Ort einkaufen?
Sie haben Fragen zu diesem oder anderen Produkten oder möchten einfach gerne analog im Laden stöbern? Wir sind gerne für Sie da und beraten Sie auch telefonisch.
Juristische Fachbuchhandlung
Georg Blendl
Parcellistraße 5 (Maxburg)
8033 München
Montag - Freitag: 8:15 -18 Uhr
Samstags geschlossen