High-Level Verification
Produktnummer:
18371fe56323e04bfebee0036b10981c56
Autor: | Gupta, Rajesh K. Kundu, Sudipta Lerner, Sorin |
---|---|
Themengebiete: | Design Automation Design Validation Design Verification EDA Embedded Systems Equivalence Checking Heterogeneous System-on-Chip High-level Synthesis Microelectronic Systems Model Checking |
Veröffentlichungsdatum: | 30.05.2011 |
EAN: | 9781441993588 |
Sprache: | Englisch |
Seitenzahl: | 167 |
Produktart: | Gebunden |
Verlag: | Springer US |
Untertitel: | Methods and Tools for Verification of System-Level Designs |
Produktinformationen "High-Level Verification"
Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial specification to chip fabrication has become increasingly complex. This growing complexity provides incentive for designers to use high-level languages such as C, SystemC, and SystemVerilog for system-level design. While a major goal of these high-level languages is to enable verification at a higher level of abstraction, allowing early exploration of system-level designs, the focus so far for validation purposes has been on traditional testing techniques such as random testing and scenario-based testing. This book focuses on high-level verification, presenting a design methodology that relies upon advances in synthesis techniques as well as on incremental refinement of the design process. These refinements can be done manually or through elaboration tools. This book discusses verification of specific properties in designs written using high-level languages, as well as checking that the refined implementations are equivalent to their high-level specifications. The novelty of each of these techniques is that they use a combination of formal techniques to do scalable verification of system designs completely automatically. The verification techniques presented in this book include methods for verifying properties of high-level designs and methods for verifying that the translation from high-level design to a low-level Register Transfer Language (RTL) design preserves semantics. Used together, these techniques guarantee that properties verified in the high-level design are preserved through the translation to low-level RTL.

Sie möchten lieber vor Ort einkaufen?
Sie haben Fragen zu diesem oder anderen Produkten oder möchten einfach gerne analog im Laden stöbern? Wir sind gerne für Sie da und beraten Sie auch telefonisch.
Juristische Fachbuchhandlung
Georg Blendl
Parcellistraße 5 (Maxburg)
8033 München
Montag - Freitag: 8:15 -18 Uhr
Samstags geschlossen