Design of High-Performance CMOS Voltage-Controlled Oscillators
Produktnummer:
187eef1074969748ca9e94fd50a92f300d
Autor: | Harjani, Ramesh Liang Dai |
---|---|
Themengebiete: | CMOS Phase Potential analog analog circuit design circuit communication microprocessor model modeling |
Veröffentlichungsdatum: | 31.10.2012 |
EAN: | 9781461354147 |
Sprache: | Englisch |
Seitenzahl: | 158 |
Produktart: | Kartoniert / Broschiert |
Verlag: | Springer US |
Produktinformationen "Design of High-Performance CMOS Voltage-Controlled Oscillators"
Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results.The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.

Sie möchten lieber vor Ort einkaufen?
Sie haben Fragen zu diesem oder anderen Produkten oder möchten einfach gerne analog im Laden stöbern? Wir sind gerne für Sie da und beraten Sie auch telefonisch.
Juristische Fachbuchhandlung
Georg Blendl
Parcellistraße 5 (Maxburg)
8033 München
Montag - Freitag: 8:15 -18 Uhr
Samstags geschlossen